FDSOI process technology for subthreshold-operation ultra-low power electronics
May 1, 2011
Conference Paper
Author:
Published in:
ECS Meeting, 1 May 2011 (in: Adv. Semiconductor-on-Insulator Technol. Rel. Phys., Vol. 35, No. 5, 2011, pp. 179-188).
R&D Area:
Summary
Ultralow-power electronics will expand the technological capability of handheld and wireless devices by dramatically improving battery life and portability. In addition to innovative low-power design techniques, a complementary process technology is required to enable the highest performance devices possible while maintaining extremely low power consumption. Transistors optimized for subthreshold operation at 0.3 V may achieve a 97% reduction in switching energy compared to conventional transistors. The process technology described in this article takes advantage of the capacitance and performance benefits of thin-body silicon-on-insulator devices, combined with a workfunction engineered mid-gap metal gate.